首页> 外文期刊>Infrared physics and technology >A pipelined architecture for real time correction of non-uniformity in infrared focal plane arrays imaging system using multiprocessors
【24h】

A pipelined architecture for real time correction of non-uniformity in infrared focal plane arrays imaging system using multiprocessors

机译:使用多处理器实时校正红外焦平面阵列成像系统中非均匀性的流水线架构

获取原文
获取原文并翻译 | 示例
           

摘要

This paper proposes a kind of pipelined electric circuit architecture implemented in FPGA, a very large scale integrated circuit (VLSI), which efficiently deals with the real time non-uniformity correction (NUC) algorithm for infrared focal plane arrays (IRFPA). Dual Nios II soft-core processors and a DSP with a 64+ core together constitute this image system. Each processor undertakes own systematic task, coordinating its work with each other's. The system on programmable chip (SOPC) in FPGA works steadily under the global clock frequency of 96Mhz. Adequate time allowance makes FPGA perform NUC image pre-processing algorithm with ease, which has offered favorable guarantee for the work of post image processing in DSP. And at the meantime, this paper presents a hardware (HW) and software (SW) co-design in FPGA. Thus, this systematic architecture yields an image processing system with multiprocessor, and a smart solution to the satisfaction with the performance of the system.
机译:本文提出了一种在FPGA中实现的流水线电路架构,这是一种非常大规模的集成电路(VLSI),可以有效处理红外焦平面阵列(IRFPA)的实时非均匀性校正(NUC)算法。双Nios II软核处理器和具有64+内核的DSP共同构成了该映像系统。每个处理器承担着自己的系统任务,相互协调工作。 FPGA中的可编程芯片系统(SOPC)在96Mhz的全局时钟频率下稳定运行。足够的时间余量使FPGA轻松执行NUC图像预处理算法,这为DSP中的后期图像处理工作提供了良好的保证。同时,本文介绍了FPGA中的硬件(HW)和软件(SW)协同设计。因此,这种系统的体系结构产生了具有多处理器的图像处理系统,以及满足系统性能的智能解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号