...
首页> 外文期刊>Infrared physics and technology >A low power cryogenic 512 × 512-pixel infrared readout integrated circuit with modified MOS device model
【24h】

A low power cryogenic 512 × 512-pixel infrared readout integrated circuit with modified MOS device model

机译:具有改进的MOS器件模型的低功耗低温512×512像素红外读出集成电路

获取原文
获取原文并翻译 | 示例
           

摘要

A low power cryogenic readout integrated circuit (ROIC) for 512 × 512-pixel infrared focal plane array (IRFPA) image system, is presented. In order to improve the precision of the circuit simulation at cryogenic temperatures, a modified MOS device model is proposed. The model is based on BSIM3 model, and uses correction parameters to describe carrier freeze-out effect at low temperatures to improve the fitting accuracy for low temperature MOS device simulation. A capacitive trans-impedance amplifier (CTIA) with inherent correlated double sampling (CDS) configuration is employed to realize a high performance readout interfacing circuit in a pixel area of 30 × 30 μm2. Optimized column readout timing and structure are applied to reduce the power consumption. The experimental chip fabricated by a standard 0.35 μm 2P4M CMOS process shows more than 10 MHz readout rate with less than 70 mW power consumption under 3.3 V supply voltage at 77-150 K operated temperatures. And it occupies an area of 18 × 17 mm~2.
机译:提出了一种用于512×512像素红外焦平面阵列(IRFPA)图像系统的低功率低温读出集成电路(ROIC)。为了提高低温下电路仿真的精度,提出了一种改进的MOS器件模型。该模型基于BSIM3模型,并使用校正参数来描述低温下的载流子冻结效应,从而提高了低温MOS器件仿真的拟合精度。采用具有固有相关双采样(CDS)配置的电容跨阻放大器(CTIA),以在30×30μm2的像素区域中实现高性能的读出接口电路。采用优化的列读出时序和结构来降低功耗。通过标准的0.35μm2P4M CMOS工艺制造的实验芯片在工作电压为77-150 K的情况下,在3.3 V电源电压下,读出速率超过10 MHz,功耗不到70 mW。占地18×17 mm〜2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号