...
首页> 外文期刊>Nanoscale >Effects of high-k gate dielectrics on the electrical performance and reliability of an amorphous indium-tin-zinc-oxide thin film transistor (a-ITZO TFT): an analytical survey
【24h】

Effects of high-k gate dielectrics on the electrical performance and reliability of an amorphous indium-tin-zinc-oxide thin film transistor (a-ITZO TFT): an analytical survey

机译:high-k门电介质的影响电器的性能和可靠性非晶态indium-tin-zinc-oxide薄膜晶体管(a-ITZO TFT):分析调查

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This study is a numerical simulation obtained by using Silvaco Atlas software to investigate the effect of different types of dielectric layers, inserted between the channel and the gate, on the performance and reliability of an a-ITZO TFT. Replacing the SiO2 oxide layer with a high-k dielectric layer gives the concept of the electrical thickness, known by the equivalent oxide thickness (EOT) in which the physical thickness (PT) can be increased to improve the device reliability without increasing the effective thickness of the gate dielectric. A range of different high-k dielectric materials was suggested. For low-k SiO2 (k = 3.9), the electrical parameters extracted are: C-i = 3.45 x 10(-8) F cm(-2), I-on = 2.23 x 10(-6) A, I-off = 2.17 x 10(-13) A, I-on/I-off = 1.02 x 10(7), EOT = 100 nm, V-T = -0.61 V, mu(FE) = 29.75 cm(2) V-1 s(-1), SS = 7.91 x 10(-2) V per decade and V-on = -0.95 V. Replacing SiO2 by a high-k dielectric material, such as SrTiO3 (k = 300), leads to effects similar to the effects of reducing the physical thickness of the gate dielectric but without actually reducing this physical thickness. This allows improving the outputs of the a-ITZO TFT as it leads to an increase in C-i, I-on and I-on/I-off to the values C-i = 2.66 x 10(-6) F cm(-2), I-on = 2.86 x 10(-4) A, and I-on/I-off = 8.80 x 10(9), respectively, and the decrease in EOT, I-off, V-T, mu(FE), SS and V-on to the values EOT = 1.3 nm, I-off = 3.25 x 10(-14) A, V-T = -0.428 V, mu(FE) = 26.66 cm(2) V-1 s(-1), SS = 6.12 x 10(-2) V per decade and V-on = -0.75 V, respectively, without leakage effects.
机译:本研究获得的数值模拟使用Silvaco Atlas软件调查不同类型的介电层的影响,之间插入通道和门口a-ITZO TFT的性能和可靠性。high-k取代二氧化矽氧化层介电层的概念电厚度,称为等价的氧化物的物理厚度(测试结束)厚度可以增加改善(PT)没有增加设备的可靠性闸极介电层的有效厚度。不同的high-k电介质材料是建议。电气参数提取:我= 3.45 x(2) 10 (8) F厘米,我在= 2.23 x 10(6),时候取消=2.17 x 10(-13),我在/时候取消= 1.02 x 10(7),测试结束= 100海里,V-T = -0.61 V,μ(FE) = 29.75厘米(2)它们(1),学生每十年= 7.91 x 10 (2) V, V =-0.95 V。材料,如SrTiO3 (k = 300),导致效果类似于减少的影响物理的闸极介电层厚度不减少这个物理厚度。a-ITZO TFT,因为它会导致我的增加,我在和我在/时候取消我= 2.66 x的值(2) 10 (6) F厘米,我在= 2.86 x 10(4),和我在/时候取消= 8.80 x 10(9),分别减少传输结束,时候取消,V-Tμ(FE), SS和v测试结束的值= 1.3 nm,时候取消= 3.25 x10 (-14), V-T = -0.428 V,μ(FE) = 26.66厘米(2)它们(1),党卫军= 6.12 x 10 (2) V每十年V = -0.75 V,分别,没有泄漏效果。

著录项

相似文献

  • 外文文献
  • 中文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号