...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Multi-bit delta-signal modulator using a modified DWA algorithm
【24h】

Multi-bit delta-signal modulator using a modified DWA algorithm

机译:使用改进的DWA算法的多位增量信号调制器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A four pointer data weighted averaging (FPDWA) algorithm is presented to reduce the nonlinearity of the feedback multi-bit digital-to-analog converter (DAC) for delta-sigma modulators. By utilizing the proposed algorithm, the noise power caused by element mismatch can be reduced. A nine-level second-order delta-sigma modulator has been implemented in a double-poly double-metal 0.35 μm CMOS process. Experimental results indicate the peak SNDR reaches 86.59 dB within bandwidth of 22 kHz. The maximum input amplitude is -7 dB below the full scale with 10-kHz input frequency, the sampling frequency is 5 MHz, and the OSR is around 113. The power consumption is 6.27 mW for a power supply of 3.3 V.
机译:提出了一种四指针数据加权平均(FPDWA)算法,以减少用于delta-sigma调制器的反馈多位数模转换器(DAC)的非线性。通过利用所提出的算法,可以减少由元件失配引起的噪声功率。在双多晶硅双金属0.35μmCMOS工艺中实现了九级二阶delta-sigma调制器。实验结果表明,峰值SNDR在22 kHz带宽内达到86.59 dB。输入频率为10kHz时,最大输入幅度比满量程低-7 dB,采样频率为5MHz,OSR约为113。3.3V电源的功耗为6.27mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号