...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A wide band fractional-N digital PLL with a noise shaping 2-D time to digital converter for LTE-A applications
【24h】

A wide band fractional-N digital PLL with a noise shaping 2-D time to digital converter for LTE-A applications

机译:宽带分数N分频数字PLL,具有噪声整形2D时间到数字转换器,适用于LTE-A应用

获取原文
获取原文并翻译 | 示例
           

摘要

A wide band fractional-N digital PLL which uses a high resolution 2-dimension gated-Vernier time-to-digital converter (TDC) with 5.2 ps resolution is presented. The quantization noise shaping of the TDC greatly improves the in-band phase noise. While, in the same time, the 2-dimension structure makes the digital PLL (DPLL) be able to process large phase errors almost without the influence of latency time. Combined with a high figure-of-merit (FOM) class-D digitally controlled oscillator (DCO) and digital RD quantization noise cancellation based least mean square (LMS) algorithm, the DPLL achieves -110dBc/Hz and -140dBc/Hz for in-band and 10 MHz-offset phase noise, respectively, with carrier frequency of 3.5 GHz and 1 MHz bandwidth. The digital PLL is simulated in a 65 nm CMOS process, consuming 11.2 mW from a 1.0 V supply.
机译:提出了一种宽带分数N数字PLL,该数字PLL使用高分辨率5.2 ps分辨率的二维门控游标时间数字转换器(TDC)。 TDC的量化噪声整形极大地改善了带内相位噪声。同时,二维结构使数字PLL(DPLL)几乎可以处理较大的相位误差,而不受等待时间的影响。结合高品质因数(FOM)的D类数字控制振荡器(DCO)和基于数字RD量化噪声消除的最小均方(LMS)算法,DPLL的噪声系数达到-110dBc / Hz和-140dBc / Hz。频带和10 MHz偏移相位噪声,载波频率分别为3.5 GHz和1 MHz带宽。数字PLL采用65 nm CMOS工艺进行仿真,从1.0 V电源消耗的功耗为11.2 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号