首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A 60 GHz receiver front-end with PLL based phase controlled LO generation for phased-arrays
【24h】

A 60 GHz receiver front-end with PLL based phase controlled LO generation for phased-arrays

机译:60 GHz接收机前端,具有基于PLL的相控阵本振,用于相控阵

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents a front-end architecture for fully integrated 60 GHz phased array receivers. It employs LO-path beamforming using a phase controlled phase-locked loop (PC-PLL). To demonstrate the architecture a circuit is implemented featuring a two stage low noise amplifier, two cascaded active mixers, and a PC-PLL. The receiver downconverts the 60 GHz signal in two steps, using LO signals from the 20 GHz QVCO of the PLL. A differential 2nd-order harmonic is coupled from the sources of the current commutating pairs of the QVCO, feeding the LO-port of the first mixer and downconverting the 60 GHz RF signal to a 20 GHz intermediate frequency. Quadrature 20 GHz LO signals are then used in the second mixer to down-convert the IF signal to baseband. The PLL is locked to a relatively high reference frequency, 1.25 GHz, which reduces the size of the PLL loop filter and enables a compact layout. The measurements show an input return loss better than -10 dB between 57.5 and 60.8 GHz, a 15 dB voltage gain, and a 9 dB noise figure. Two-tone measurements show -12.5 dBm IIP3, 29 dBm IIP2, and -24 dBm ICP1. The PC-PLL phase noise is -105 dBc/Hz at 1 MHz offset from a 20 GHz carrier, and the phase of the received 60 GHz signal is digitally controllable with a resolution of 3.2°, covering the full 360° range with a phase error smaller than 1°. The chip consumes 80 mA from a 1.2 V supply, and measures 1,400 μm × 660 μm (900 μm × 500 μm excluding pads) including LNAs, mixers, and PC-PLL in a 90 nm RF CMOS process.
机译:本文提出了用于完全集成的60 GHz相控阵接收机的前端架构。它采用通过相控锁相环(PC-PLL)进行的LO路径波束形成。为了演示该架构,实现了一个电路,该电路具有两级低噪声放大器,两个级联有源混频器和一个PC-PLL。接收器使用来自PLL的20 GHz QVCO的LO信号分两步对60 GHz信号进行下变频。差分二阶谐波与QVCO的电流换向对的源耦合,馈入第一混频器的LO端口,并将60 GHz RF信号下变频为20 GHz中频。然后在第二个混频器中使用正交的20 GHz LO信号将IF信号下变频为基带。 PLL被锁定在一个相对较高的参考频率1.25 GHz,这减小了PLL环路滤波器的尺寸并实现了紧凑的布局。测量表明,在57.5至60.8 GHz之间,输入回波损耗优于-10 dB,电压增益为15 dB,噪声系数为9 dB。两音调测量显示-12.5 dBm IIP3、29 dBm IIP2和-24 dBm ICP1。与20 GHz载波偏移1 MHz时,PC-PLL相位噪声为-105 dBc / Hz,接收到的60 GHz信号的相位是数字可控制的,分辨率为3.2°,涵盖了整个360°范围误差小于1°。该芯片从1.2 V电源消耗80 mA电流,尺寸为1,400μm×660μm(900μm×500μm,不包括焊盘),包括90nm RF CMOS工艺中的LNA,混频器和PC-PLL。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号