...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Noise-aware simulation-based sizing and optimization of clocked comparators
【24h】

Noise-aware simulation-based sizing and optimization of clocked comparators

机译:基于噪声的仿真模拟时钟比较器的大小和优化

获取原文
获取原文并翻译 | 示例

摘要

Comparators are essential components of ADCs, and largely affect their overall performance. Among the performance metrics of the comparator, the noise is the most difficult to estimate and simulate, specially for circuits that present a time-varying behavior such as clocked comparators. In this work we present a framework to size and optimize comparators which uses periodic steady-state (PSS) and periodic noise (PNOISE) analyses, commonly employed for RF circuits, together with an optimization kernel based on evolutionary algorithms. We present a case study comparator design, taking into account noise, power and delay. The results show that the proposed framework minimizes these parameters and achieves systematic convergence to consistent Pareto fronts in a short timespan (approximately 27 mins). Furthermore, the accuracy of the PSS/PNOISE noise estimation method is validated through comparison to extensive transient noise simulations, showing a difference standard deviation of 3.47 % between the two methods.
机译:比较器是ADC的重要组成部分,并在很大程度上影响其整体性能。在比较器的性能指标中,最难以估计和模拟噪声,尤其是对于表现出随时间变化行为的电路(例如时钟比较器)而言。在这项工作中,我们提出了一个框架来确定和优化比较器的尺寸,该框架使用了射频电路中常用的周期性稳态(PSS)和周期性噪声(PNOISE)分析,以及基于进化算法的优化内核。我们提出了一个案例研究比较器设计,其中考虑了噪声,功率和延迟。结果表明,所提出的框架最小化了这些参数,并在较短的时间跨度(约27分钟)内实现了对一致的Pareto前沿的系统收敛。此外,通过与广泛的瞬态噪声仿真进行比较,验证了PSS / PNOISE噪声估计方法的准确性,这两种方法之间的标准差为3.47%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号