首页> 外文会议>IEEE International Solid- State Circuits Conference >16.2 A 76fsrms Jitter and –40dBc Integrated-Phase-Noise 28-to-31GHz Frequency Synthesizer Based on Digital Sub-Sampling PLL Using Optimally Spaced Voltage Comparators and Background Loop-Gain Optimization
【24h】

16.2 A 76fsrms Jitter and –40dBc Integrated-Phase-Noise 28-to-31GHz Frequency Synthesizer Based on Digital Sub-Sampling PLL Using Optimally Spaced Voltage Comparators and Background Loop-Gain Optimization

机译:16.2基于数字子采样PLL的76fs rms 抖动和–40dBc集成相位噪声28至31GHz频率合成器,采用最佳间隔电压比较器和背景环路增益优化

获取原文

摘要

The generation of mm-wave (mmW) signals that have ultra-low phase noise (PN) is very important for the design of RF transceivers (TRXs) for high-data-rate 5G systems. Direct-RF-sampling TRXs also require high-frequency clock signals, having extremely low integrated PN (IPN) [1]. To satisfy such stringent noise requirements, the rms jitter of mmW-band signals must be reduced to sub-100fs. Recently, a charge-pump (CP) PLL in [1] achieved a very low rms jitter of less than 60fs at 14GHz. However, to suppress the in-band PN of PLL building blocks, that design used a reference clock that had an impractically high frequency, fREF, of 500MHz. To avoid the use of such a high fREF while minimizing in-band PN, sub-sampling PLLs (SSPLLs) are seen as a promising solution. However, conventional SSPLLs are not suitable for generating mmW-band signals directly, since, as the frequency increases, the capture range of their sampling operation is reduced rapidly, thereby hindering the reliable operation. To extend the capture range, a prescaler can be used after the VCO [2], but it increases the in-band PN and power consumption. Direct-mmW SSPLLs are limited even at suppressing out-of-band PN, since their PN skirt is determined by an mmW VCO that has a relatively low Q. To overcome the problems of analog SSPLLs, such as a large area and a PVT-sensitive loop gain, digital SSPLLs using ADCs to digitize the sampled voltage have been developed recently [3]. However, digital SSPLLs suffer from another problem in that, to reduce the quantization noise (Q-noise) and improve the overall IPN, they must use high-performance ADCs that concurrently have high-sampling frequencies, fine resolutions, and wide dynamic ranges. Thus, they demand high power and occupy larger area.
机译:具有超低相位噪声(PN)的毫米波(mmW)信号的生成对于高数据速率5G系统的RF收发器(TRX)的设计非常重要。直接RF采样TRX还需要高频时钟信号,并且具有极低的集成PN(IPN)[1]。为了满足这种严格的噪声要求,毫米波频带信号的均方根抖动必须降至100fs以下。最近,[1]中的电荷泵(CP)PLL在14GHz时实现了非常低的均方根抖动,小于60fs。但是,为了抑制PLL构建块的带内PN,该设计使用了频率不切实际的参考时钟, f REF ,为500MHz。避免使用这么高 f REF 在最小化带内PN的同时,子采样PLL(SSPLL)被视为有前途的解决方案。但是,传统的SSPLL不适合直接产生mmW波段信号,因为随着频率的增加,其采样操作的捕获范围会迅速减小,从而妨碍了可靠的操作。为了扩展捕获范围,可以在VCO [2]之后使用预分频器,但是会增加带内PN和功耗。 Direct-mmW SSPLL即使在抑制带外PN时也受到限制,因为它们的PN裙由Q值相对较低的mmW VCO决定。为克服模拟SSPLL的问题,例如大面积和PVT-为了获得灵敏的环路增益,最近开发了使用ADC将采样电压数字化的数字SSPLL [3]。但是,数字SSPLL的另一个问题是,要减少量化噪声(Q噪声)并改善整体IPN,它们必须使用同时具有高采样频率,高分辨率和宽动态范围的高性能ADC。因此,它们需要高功率并占据更大的面积。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号