...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A convex macromodeling of dynamic comparator for analog circuit synthesis
【24h】

A convex macromodeling of dynamic comparator for analog circuit synthesis

机译:用于模拟电路综合的动态比较器的凸宏建模

获取原文
获取原文并翻译 | 示例
           

摘要

Equation-based circuit optimization using geometric programming (GP) is a promising analog and mixed-signal design framework that is inherently capable of hierarchical design synthesis. By taking a dynamic comparator as a test vehicle, this paper presents a reduced-complexity cell-level macromodeling method compatible with equation-based circuit optimization using GP. A key contribution of this paper is the demonstration of the complexity-reduction method in creating a convex, empirical, and cell-level macromodel. The variable space reduction is guided by the 1st-order modeling obtained from fundamental understandings on the circuit behavior. The proposed modeling is ideally applicable to create a macromodel exhibiting nonlinear behaviors in time-domain, which are not readily captured in a traditional equation-based modeling approach. The numerical experiment using a dynamic comparator in 0.13 μm CMOS process as a test vehicle indicates that the modeling errors for major performance metrics are less than 5%, while obtained Pareto-front tradeoff provides useful design guidelines on the architecture-level design exploration.
机译:使用几何编程(GP)的基于方程式的电路优化是一种很有前途的模拟和混合信号设计框架,其固有地能够进行分层设计综合。通过以动态比较器作为测试工具,本文提出了一种简化的单元级宏建模方法,该方法与使用GP的基于方程的电路优化兼容。本文的主要贡献是在创建凸的,经验的和单元级的宏模型中降低复杂度的方法的演示。从对电路行为的基本了解获得的一阶建模指导着可变空间的减少。所提出的建模理想地适用于创建在时域中表现出非线性行为的宏模型,而在传统的基于方程的建模方法中不容易捕获该宏模型。使用在0.13μmCMOS工艺中的动态比较器作为测试工具的数值实验表明,主要性能指标的建模误差小于5%,而获得的Pareto-front权衡为架构级设计探索提供了有用的设计指南。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号