首页> 外文会议>International Conference on VLSI Design >Variation-Aware Macromodeling and Synthesis of Analog Circuits Using Spline Center and Range Method and Dynamically Reduced Design Space
【24h】

Variation-Aware Macromodeling and Synthesis of Analog Circuits Using Spline Center and Range Method and Dynamically Reduced Design Space

机译:使用花键中心和范围法和动态减少设计空间的变形感知宏观调和综合模拟电路

获取原文

摘要

Manufacturing and process irregularities in nanometer technologies can degrade yield and severely slow down the design cycle time. Process variation aware methodologies can help in yield improvement and meeting time-to-market requirements for system-on-chip designs. Analog circuits are extremely sensitive to device mismatches and exhibit non-linear variations in their performance under the influence of manufacturing irregularities. Performance variation in blocks can lead to degraded system performance. In this work, we present a variation-aware performance macromodeling technique for analog building blocks that is fast and accurate and guarantees convergence during synthesis. The improvements in accuracy and time complexity of the macromodel generation process is achieved by constructing a target design region graph and dynamic reduction of the design space. The target design region also helps in reducing time during re-synthesis and achieving faster convergence. Experimental results demonstrate the accuracy of the macromodels and the reduction in synthesis time compared to spice based simulation-in-the-loop evaluations and static and adaptive sampling based techniques.
机译:纳米技术的制造和过程不规则性可能会降低产量并严重减慢设计循环时间。流程变异意识到方法可以帮助提高芯片设计的提高和满足市场上市时间要求。模拟电路对设备不匹配非常敏感,并且在制造不规则性的影响下表现出它们性能的非线性变化。块的性能变化可能导致系统性能降低。在这项工作中,我们为模拟构建块提供了一种变体感知性能宏观调,可以快速准确,并保证合成期间的收敛。通过构造目标设计区域图和设计空间的动态减少来实现宏偶像生成过程的准确性和时间复杂性的改进。目标设计区域还有助于在重新合成期间减少时间并实现更快的收敛性。实验结果表明,与基于香料的仿真对循环评估和基于静态和自适应采样的技术相比,宏偶像的准确性和合成时间的减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号