...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >2.5-Gb/s low-jitter low-power monolithically integrated optical receiver
【24h】

2.5-Gb/s low-jitter low-power monolithically integrated optical receiver

机译:2.5 Gb / s低抖动低功耗单片集成光接收机

获取原文
获取原文并翻译 | 示例

摘要

A high-scale integrated optical receiver including a preamplifier, a limiting amplifier, a clock and data recovery (CDR) block, and a 1:4 demultiplexer (DEMUX) has been realized in a 0.25 μm CMOS technology. Using the loop parameter optimization method and the low-jitter circuit design technique, the rms and peak-to-peak jitter of the recovered 625-MHz clock are 9.4 and 46.3 ps, respectively, which meet the jitter specifications stipulated in ITU-T recommendation G.958. The recovered and frequency divided 625 MHz clock has a phase noise of -83.8 dBc/Hz at 20 kHz offset in response to 2.5 Gb/s PRBS input data (2~(23)-1), and the 2.5 Gb/s PRBS data has been demultiplexed into four 625 Mb/s data. The power dissipation is only 0.3 W under a single 3.3 V supply (excluding output buffers).
机译:在0.25μmCMOS技术中已经实现了包括前置放大器,限幅放大器,时钟和数据恢复(CDR)块以及1:4多路分解器(DEMUX)的大规模集成光学接收器。使用环路参数优化方法和低抖动电路设计技术,恢复的625 MHz时钟的均方根值和峰峰值抖动分别为9.4和46.3 ps,符合ITU-T建议中规定的抖动规格G.958。响应频率为2.5 Gb / s的PRBS输入数据(2〜(23)-1)和2.5 Gb / s的PRBS数据,恢复并分频的625 MHz时钟在20 kHz偏移时具有-83.8 dBc / Hz的相位噪声已被多路分解为四个625 Mb / s数据。在3.3 V单电源下(不包括输出缓冲器),功耗仅为0.3W。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号