...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A fractional spur suppression technique in the fractional-N frequency synthesizer
【24h】

A fractional spur suppression technique in the fractional-N frequency synthesizer

机译:分数N频率合成器中的分数杂散抑制技术

获取原文
获取原文并翻译 | 示例
           

摘要

A fractional spur suppression technique is presented based on the principle of spur generation, which makes the phase between the divider output and the reference be permanently coherent like integer-N frequency synthesizer, so a real lock is achieved. The spurious tones are strongly reduced without sacrificing the PLL bandwidth. The detailed scheme and corresponding key building blocks are deeply discussed. A 1.9 GHz frequency synthesizer with a 100 kHz bandwidth is implemented with the proposed way. SpectreVerilog simulation results show that the technique can reduce over 10 dBc/Hz spurious tones. So it is suitable for high spectral purity frequency synthesizer.
机译:提出了一种基于杂散产生原理的分数杂散抑制技术,该技术使分频器输出与参考电压之间的相位像整数N频率合成器一样永久相干,从而实现了真正的锁定。在不牺牲PLL带宽的情况下,可以大大减少杂散音。详细讨论了详细的方案和相应的关键构建块。利用提出的方法实现了具有100 kHz带宽的1.9 GHz频率合成器。 SpectreVerilog仿真结果表明,该技术可以减少10 dBc / Hz以上的杂音。因此它适用于高频谱纯度的频率合成器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号