...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Behavioral modeling and simulation of fractional-N frequency synthesizer
【24h】

Behavioral modeling and simulation of fractional-N frequency synthesizer

机译:分数N频率合成器的行为建模和仿真

获取原文
获取原文并翻译 | 示例

摘要

A set of behavioral voltage-domain verilogA/ verilog models is proposed in the paper, based on mathematical models of building blocks and some simulation strategies. The models include nonlinear effects of building blocks and can accurately predict the dynamic or stable characteristic of the closed loop. A three-order ∑△ fractional-N PLL based frequency synthesizer with a 1.9 GHz central output frequency is implemented with the presented way. Cadence Spectre Verilog simulation results show that the behavioral modeling can provide a great speed-up over the transistor-level simulation. Correspondingly, the phase noise, spurious tones and loop locked time can also be accurately predicted, so it is helpful to optimization design based on system-level.
机译:基于构件的数学模型和一些仿真策略,本文提出了一组行为电压域verilogA / verilog模型。该模型包括构件的非线性影响,并且可以准确预测闭环的动态或稳定特性。利用所提出的方法实现了具有1.9 GHz中心输出频率的基于三阶∑△小数N分频PLL的频率合成器。 Cadence Spectre Verilog仿真结果表明,行为建模可以大大加快晶体管级仿真的速度。相应地,相位噪声,杂音和环路锁定时间也可以准确预测,这有助于基于系统级的优化设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号