...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Design techniques of low-power embedded EEPROM for passive RFID tag
【24h】

Design techniques of low-power embedded EEPROM for passive RFID tag

机译:用于无源RFID标签的低功耗嵌入式EEPROM设计技术

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents an optimized embedded EEPROM design approach which has reduced the power significantly in a short-range passive RFID tag. The proposed array control circuit employs an improved structure to minimize the leakage of memory bit cells. With the proposed array circuit design, the passive RFID tag can operate drawing a low quiescent current. The RFID tag with the proposed EEPROM was fabricated in a standard 0.35-μm four-metal two-poly CMOS process. Measurement results show that the erasing/writing current is 45 μA, and reading current consumption is 3 μA with a supply voltage of 3.3 V. The data read time is 300 ns/bit.
机译:本文提出了一种优化的嵌入式EEPROM设计方法,该方法已显着降低了短距离无源RFID标签的功耗。所提出的阵列控制电路采用改进的结构以最小化存储位单元的泄漏。利用所提出的阵列电路设计,无源RFID标签可以以低静态电流运行。带有建议的EEPROM的RFID标签采用标准的0.35-μm四金属两层CMOS工艺制造。测量结果表明,在3.3 V的电源电压下,擦除/写入电流为45μA,读取电流消耗为3μA。数据读取时间为300 ns / bit。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号