首页> 外文期刊>電子情報通信学会技術研究報告. 集積回路. Integrated Circuits and Devices >A fault-tolerance mechanism for microprocessors utilizing instruction redundancy
【24h】

A fault-tolerance mechanism for microprocessors utilizing instruction redundancy

机译:一种容错 机制, 利用 指令冗余 微处理器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents an approach for integrating fault-tolerance techniques into microprocessors by utilizing instruction redundancy as well as time redundancy. Smaller and smaller transistors, higher and higher clock frequency, and lower and lower power supply voltage reduce reliability of microprocessors. In addition, microprocessors are used in systems which require high dependability, such as c-commerce businesses. Based on these trends, it is expected that the quality with respect to reliability will become important as well as performance and cost for future microprocessors. To meet the demand, we have proposed and evaluated a fault-tolerance mechanism, which is based on instruction reissue and utilizes time redundancy, and found severe performance loss. In order to mitigate the loss, this paper proposes to exploit instruction redundancy. Using the reuse table, previously executed computing is reused for checking the occurrence of transient faults. From detailed simulations, we find that the performance loss caused by introducing fault-tolerance into 4-way and 8-way superscalar processors is 12.5% and 20.8%, respectively.
机译:本文通过利用指令冗余以及时间冗余,提供一种将容错技术集成到微处理器中的方法。较小且较小的晶体管,更高且较高的时钟频率,较低,电源电压越低,降低微处理器的可靠性。此外,微处理器用于需要高可靠性的系统中,例如C商务企业。基于这些趋势,预计未来可靠性的质量将变得重要,以及未来微处理器的性能和成本。为了满足需求,我们提出并评估了一个容错机制,它基于指令重新发行并利用时间冗余,并发现严重的性能损失。为了减轻损失,本文建议利用指令冗余。使用重用表,重复执行先前执行的计算以检查瞬态故障的发生。从详细的模拟中,我们发现通过将容错引入的性能损失分别为4路和8路超标加工器,分别为12.5%和20.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号