首页> 外文期刊>Journal of Semiconductors >A BFSK and OOK IF demodulation circuit with 2.8 μs settling time and re-configurable image rejection functions for MICS/BCC applications
【24h】

A BFSK and OOK IF demodulation circuit with 2.8 μs settling time and re-configurable image rejection functions for MICS/BCC applications

机译:BFSK和OOK如果具有2.8μs的沉降时间和用于MICS / BCC应用的重新配置的图像抑制功能的解调电路

获取原文
获取原文并翻译 | 示例
           

摘要

A BFSK and OOK IF base-band circuit is provided to implement the low-IF RF receivers for a dualband MICS/BCC network controller. In order to transfer the massive vital data immediately, the IF circuit is comprised of the fast-settling feed-forward programmable gain amplifier (PGA), a G_m-C complex filter, the fixed gain amplifier (FGA) and a 4-input “quadratic sum” demodulator. A novel auto-switched coarse gain-setting method is adopted in the PGA to enhance the reaction speed and narrow the output signal range. Also the PGA does not suffer the same stability constraint as open-loop topologies. The complex filter fulfills the function of image rejection, in which the center frequency and bandwidth can be adjusted individually. The FGA is used to ameliorate the linearity and the ‘quadratic sum’ demodulator can reduce the overall power consumption. The designed IF circuit is fabricated with SMIC 0.18 μm CMOS process. The chip area is about 5.36 mm2. Measurement results are given to verify the design goals.
机译:如果提供了基带电路,则提供BFSK和OOK以实现双带MICS / BCC网络控制器的低IF RF接收器。为了立即传输大规模的重要数据,IF电路包括快速稳定的前馈可编程增益放大器(PGA),G_M-C复数滤波器,固定增益放大器(FGA)和4输入“二次和“解调器”。在PGA中采用了一种新型的自动切换粗糙增益设置方法,以增强反应速度并缩小输出信号范围。此外,PGA不会遭受与开环拓扑相同的稳定性约束。复杂过滤器满足图像抑制的功能,其中可以单独调整中心频率和带宽。 FGA用于改善线性度,“二次总和”解调器可以降低整体功耗。设计的IF电路采用SMIC0.18μmCMOS工艺制造。芯片面积约为5.36mm2。给出了测量结果验证了设计目标。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号