...
首页> 外文期刊>Journal of Low Power Electronics >Improved Wire Length-Driven Placement Technique for Minimizing Wire Length, Area and Timing
【24h】

Improved Wire Length-Driven Placement Technique for Minimizing Wire Length, Area and Timing

机译:改进的电线长度驱动放置技术,可最大限度地减少线长度,面积和定时

获取原文
获取原文并翻译 | 示例
           

摘要

The placement of cells in Integrated Circuit Design Automation has a major influence on over-all design cycle. The existing popular quadratic placement techniques suffer from overlaps, large placement effort and time. In order to lower the placement overhead and to avoid the overlaps with reduced wire length, we propose a grouping and merging based placement methodology that is simpler than existing placers and easier to integrate into timing-closure flows. As a proof of concept, the proposed methodology is extensively tested on standard benchmark circuits. The proposed methodology resulted in 5× placement time reduction, 13% reduction in wire-length and 11% reduction in area with zero overlap.
机译:集成电路设计自动化中的细胞的放置对所有设计周期产生了重大影响。 现有流行的二次放置技术遭受重叠,大的放置力和时间。 为了降低放置开销并避免具有减少线长度的重叠,我们提出了一种基于分组和合并的放置方法,其比现有的放置器更简单,更容易集成到时序闭合流中。 作为概念证明,所提出的方法在标准基准电路上广泛测试。 所提出的方法导致5倍的放置时间减少,线长减少13%,面积减少11%重叠。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号