Abst'/> A high level implementation and performance evaluation of level-I asynchronous cache on FPGA
首页> 外文期刊>Theoretical and Experimental Plant Physiology >A high level implementation and performance evaluation of level-I asynchronous cache on FPGA
【24h】

A high level implementation and performance evaluation of level-I asynchronous cache on FPGA

机译:FPGA上的I级异步缓存的高级实施和性能评估

获取原文
获取原文并翻译 | 示例
           

摘要

AbstractTo bridge the ever-increasing performance gap between the processor and the main memory in a cost-effective manner, novel cache designs and implementations are indispensable. Cache is responsible for a major part of energy consumption (approx. 50%) of processors. This paper presents a high level implementation of a micropipelined asynchronous architecture of L1 cache. Due to the fact that each cache memory implementation is time consuming and error-prone process, a synthesizable and a configurable model proves out to be of immense help as it aids in generating a range of caches in a reproducible and quick fashion. The micropipelined cache, implemented using C-Elements acts as a distributed message-passing system. The RTL cache model implemented in this paper, comprising of data and instruction caches has a wide array of configurable parameters. In addition to timing robustness our implementation has high average cache throughput and low latency. The implemented architecture comprises of two direct-mapped, write-through caches for data and instruction. The architecture is implemented in a Field Programmable Gate Array (FPGA) chip using Very High Speed Integrated Circuit Hardware Description Language (VHSIC HDL) along with advanced synthesis and place-and-route tools.]]>
机译:<![cdata [ 抽象 以经济有效的方式弥合处理器和主内存之间的不断增加的性能差距缓存设计和实现是必不可少的。缓存负责能量消耗的主要部分(约50%)处理器。本文介绍了L1缓存的微泛黄异步架构的高级实现。由于每个高速缓冲存储器实现是耗时和易于易于的过程,可综合和可配置模型被证明是巨大的帮助,因为它有助于以可再现和快速的方式产生一系列高速缓存。使用C元素实现的微锁定缓存充当分布式消息传递系统。本文实现的RTL缓存模型包括数据和指令高速缓存具有多种可配置参数。除了时间稳健性之外,我们的实现具有高平均缓存吞吐量和低延迟。实现的架构包括两个直接映射的写入简化缓存,用于数据和指令。该体系结构在现场可编程门阵列(FPGA)芯片中实现,使用非常高速集成电路硬件描述语言(VHSIC HDL)以及高级合成和路由工具。 ]]>

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号