...
首页> 外文期刊>SIAM journal on applied dynamical systems >Reliability Degeneration Mechanisms of the 20-nm Flash Memories Due to the Word Line Stress
【24h】

Reliability Degeneration Mechanisms of the 20-nm Flash Memories Due to the Word Line Stress

机译:由于字线应力为20-nm闪存的可靠性退化机制

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The electrical characteristics of NAND flash memories with a high-k dielectric layer were simulated by using a full three-dimensional technology computer-aided design simulator. The occurrence rate of the errors in the flash memories increases with increasing program/erase cycles. To verify the word line stress effect, electron density in the floating gate of target cell and non-target cell, the drain current in the channel of non-target cell and depletion region of the non-target cell were simulated as a function of program/erase cycle, for various floating gate thicknesses. The electron density in the floating gate became decreased with increasing program/erase cycles. The reliability degradation occured by the increased depletion region at the bottom of the polysilicon floating gate in the continued program/erase cycle situation due to the word line stress. The degradation mechanisms for the program characteristics of 20-nm NAND flash memories were clarified by examining electron density, darin current and depletion region.
机译:通过使用全三维技术计算机辅助设计模拟器模拟具有高k介电层的NAND闪存的电特性。闪存中误差的发生率随着程序/擦除周期的增加而增加。为了验证字线应力效果,靶细胞浮栅中的电子密度和非靶细胞的浮栅,非目标小区的通道中的漏极电流作为程序的函数模拟/擦除循环,用于各种浮栅厚度。随着程序/擦除循环的增加,浮栅中的电子密度变得降低。由于字线应力,在持续的程序/擦除周期情况下,多晶硅浮栅底部的增加的耗尽区域发生了可靠性降解。通过检查电子密度,Darin电流和耗尽区域来阐明20nm NAND闪存的程序特性的降解机制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号