...
首页> 外文期刊>AEU: Archiv fur Elektronik und Ubertragungstechnik: Electronic and Communication >CMOS design of a low power and high precision four-quadrant analog multiplier
【24h】

CMOS design of a low power and high precision four-quadrant analog multiplier

机译:低功耗高精度四象限模拟乘法器的CMOS设计

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, a novel current-mode Four-quadrant analog multiplier is proposed. The newly designed current squarer circuits and one current mirror which all operate in low supply voltage (2 V) are the basic building blocks in realization of the mathematical equations. The multiplier circuit is designed by using 0.35 mu m standard CMOS technology and to validate the circuit performance, the proposed multiplier has been simulated in HSPICE simulator. The simulation results demonstrate a linearity error of 0.17%, a THD of 0.16% in 1 MHz, a -3 dB bandwidth of 485 MHz and a maximum power consumption of 0.232 mW while the static power consumption is 0.111 mW. (C) 2014 Elsevier GmbH. All rights reserved.
机译:本文提出了一种新颖的电流模式四象限模拟乘法器。新设计的电流平方器电路和一个电流镜均在低电源电压(2 V)下工作,是实现数学方程式的基本组成部分。该乘法器电路采用0.35μm标准CMOS技术设计,为了验证电路性能,该提议的乘法器已在HSPICE仿真器中进行了仿真。仿真结果表明,线性误差为0.17%,1 MHz时的THD为0.16%,-3 dB带宽为485 MHz,最大功耗为0.232 mW,而静态功耗为0.111 mW。 (C)2014 Elsevier GmbH。版权所有。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号