...
首页> 外文期刊>Microsystem technologies >A new three-level fault tolerance arithmetic and logic unit based on quantum dot cellular automata
【24h】

A new three-level fault tolerance arithmetic and logic unit based on quantum dot cellular automata

机译:一种基于量子点蜂窝自动机的新三级容错算术与逻辑单元

获取原文
获取原文并翻译 | 示例
           

摘要

Quantum-dot cellular automata (QCA) as a technology in the nanoscale is used for designing the future circuits. It has high density, speed, and low power dissipation. Besides, arithmetic and logic unit (ALU) is one of the main bases to define the system performance. Its plan depends on combinational circuits that decrease complexity and it has reasonable simulation times. Cell misalignment, cell displacement, cell omission (missing cell), and the extra (additional) cell are considered as the weaknesses of these circuits. Designing Fault tolerance of ALU in QCA is very important but there is no survey about the details. A three-level fault-tolerant ALU based on QCA is discussed in this paper, which performs "AND", "OR", "XOR" and "Full adder". Also, the used rotated majority gate in the proposed ALU is fault tolerance. This structure tolerances a single stuck-at 0 and 1 and related faults are covered using test patterns {11100, 11101, 11010, 11001}. Furthermore, the presented ALU, under omission errors of cells in layers 2 and 3 is tolerated using the test patterns. The presented method has high fault tolerance compared to the similar methods according to the simulation results using QCAdesigner. It also has 0.78 A mu m(2) of circuit area and the outputs are delivered after three clock cycles. Also, it has lower area consumption and delay compared to other schemes.
机译:Quantum-Dot蜂窝自动机(QCA)作为纳米级技术的技术用于设计未来电路。它具有高密度,速度和低功耗。此外,算术和逻辑单元(ALU)是定义系统性能的主要基础之一。它的计划取决于组合电路,降低复杂性,并且它具有合理的模拟时间。细胞未对准,细胞位移,细胞遗漏(缺失细胞),以及额外的(附加)单元被认为是这些电路的弱点。在QCA中设计Alu的容错非常重要,但没有关于细节的调查。本文讨论了基于QCA的三级容错Alu,其执行“和”,“或”,“XOR”和“全加法”。此外,所提出的ALU中的使用旋转多个门是容错的。使用测试图案{11100,11101,11010,11001}覆盖该结构公差。此外,使用测试图案容忍呈现的ALU,在层2和3中的细胞中的省略误差。与使用QCadeigner的模拟结果相比,呈现的方法具有高容错的容错。它还具有0.78A MU M(2)电路区域,并且在三个时钟周期后输出输出。此外,与其他方案相比,它具有较低的区域消耗和延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号