首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A novel low power flip-flop design using footless scheme
【24h】

A novel low power flip-flop design using footless scheme

机译:一种使用无边的方案的新型低功耗触发器设计

获取原文
获取原文并翻译 | 示例
           

摘要

A low power true-single-phase clocking flip-flop (FF) design by using F oot L ess scheme named FLFF design targeting low V~(DD)and low power operations is proposed. It is adapted from a recently presented FF design and achieves circuit simplification by using hybrid logic style. The optimization measure leads to a new design featuring better both power and speed performances. Based on the simulation results, the proposed design outperforms the conventional transmission gate flip-flop (TGFF) by 84% in energy. An 8-bit Johnson-counter consisting of the proposed FF design is developed and implemented. For the target 250?MHz working frequency, the proposed design achieves over 48.3% power saving with 14.6% area reducing.
机译:提出了一种利用F OOT L ESS方案的低功耗真正 - 单相时钟触发器(FF)设计名为Flff Design的FOOT LES方案,该设计瞄准低V〜(DD)和低功耗操作。 它由最近呈现的FF设计调整,并通过使用混合逻辑样式实现电路简化。 优化测量导致新设计具有更好的功率和速度性能。 基于仿真结果,所提出的设计优于能量中传统的传输栅极触发器(TGFF)以84%。 开发并实施了由所提出的FF设计组成的8位Johnson-计数器。 对于目标250?MHz工作频率,所提出的设计达到48.3%的省电,减少了14.6%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号