AbstractConventional structure of delay locked loops (DLLs) is modified to achieve better jitter and s'/> A fast-locking low-jitter digitally-enhanced DLL dynamically controlled for loop-gain and stability
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A fast-locking low-jitter digitally-enhanced DLL dynamically controlled for loop-gain and stability
【24h】

A fast-locking low-jitter digitally-enhanced DLL dynamically controlled for loop-gain and stability

机译:快速锁定的低抖动数字增强DLL动态控制以进行环路增益和稳定性

获取原文
获取原文并翻译 | 示例
           

摘要

AbstractConventional structure of delay locked loops (DLLs) is modified to achieve better jitter and smaller lock time. In the proposed structure, analog charge pump is eliminated, to remove the problems of leakage current on output capacitance, and is replaced by combination of a digital accumulator (ACC) and a digital-to-analog converter. A programmable ACC is also proposed, to dynamically control the loop gain and lock time. When the loop enters to lock region at the first time, a lock detector block disables ACC and equivalent digital code is stored on a latch array. So, a fixed control voltage controls delay elements and the systematic jitter, due to periodic discharge of control voltage. RMS jitter of less than 33.5 and 1.6?ps are achieved at 20 and 625?MHz operating frequencies, respectively, when the supply is subject to 110?mV random noise and also 40?mV periodic noise, related to generated clock signals. Lock time is reduced from 38 to 2?μs at 20?MHz, and also from 900 to 45?ns at 600?MHz, when the proposed dynamic control mechanism is applied on the loop. Total power consumption for the main core of DLL is 7.85?mW at 1.8?V supply in 0.18?μm CMOS process.]]>
机译:<![CDATA [ <标题>抽象 <帕拉ID =“PAR4”>修改了延迟锁定循环的常规结构(DLL)被修改实现更好的抖动和较小的锁定时间。在所提出的结构中,消除了模拟电荷泵,以消除输出电容上的漏电流的问题,并通过数字蓄电池(ACC)和数模转换器的组合代替。还提出了一种可编程版本,以动态控制循环增益和锁定时间。当循环首次进入锁定区域时,锁定检测器块禁用ACC,并且等效数字代码存储在锁存阵列上。因此,由于控制电压的周期性放电,固定控制电压控制延迟元件和系统抖动。当电源受到110℃时,分别在20和625?MHz运行频率下实现小于33.5和1.6的RMS抖动。锁定时间从38到2Ωμs在20?MHz时从38到2?μs减小,当循环上施加了所提出的动态控制机制时,在600〜45Ω时,在600〜45Ω。 DLL主核的总功耗为7.85?MW为1.8?v供电,在0.18?μmcmos过程中。 ]]>

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号