首页> 外文期刊>AEU: Archiv fur Elektronik und Ubertragungstechnik: Electronic and Communication >All-digital clock and data recovery circuit for USB applications in 65 nm CMOS technology
【24h】

All-digital clock and data recovery circuit for USB applications in 65 nm CMOS technology

机译:用于65 NM CMOS技术的USB应用的全数字时钟和数据恢复电路

获取原文
获取原文并翻译 | 示例
           

摘要

An all-digital clock and data recovery (CDR) circuit is proposed in this work. The modified structure of multi-level bang-bang phase detector (BBPD) is proposed to eliminate the metastability problem at locking time and the phase difference of +/- 180 degrees. For fine tuning of the phase, the Vernier time to digital converter (TDC) with multi-mode delay cell is proposed in order to provide various delays in the delay lines for achieving various resolutions under different conditions. For reducing the power consumption and chip area, all of the blocks designed for the CDR have digital structures. Also the scalability and tolerance to process, voltage and temperature (PVT) variations are improved in the proposed CDR with digital topology. The CDR occupies 0.02 mm(2) in TSMC 65 nm CMOS technology. The total power consumption of the CDR is 2.815mW @ 10Gbitis from 1 V power supply. The proposed CDR is designed for USB2, USB3 and USB3.1 applications and its RMS jitter can follow USB standards. (C) 2019 Elsevier GmbH. All rights reserved.
机译:在这项工作中提出了全数字时钟和数据恢复(CDR)电路。提出了多级BANG-BANG相位检测器(BBPD)的修改结构,以消除锁定时间和+/- 180度的相位差的亚稳态问题。为了微调相位,提出了具有多模式延迟单元的数字转换器(TDC)的游标时间,以便在不同条件下实现各种分辨率的延迟线中提供各种延迟。为了减少功耗和芯片区域,为CDR设计的所有块都具有数字结构。此外,在具有数字拓扑的建议的CDR中,处理的可扩展性和耐受性,电压和温度(PVT)变化是改善的。 CDR在TSMC 65 NM CMOS技术中占用0.02 mm(2)。 CDR的总功耗为2.815mW @ 10Gbitis从1 V电源。拟议的CDR专为USB2,USB3和USB3.1应用而设计,其RMS抖动可以遵循USB标准。 (c)2019年Elsevier GmbH。版权所有。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号