首页> 外文期刊>ACM Transactions on Design Automation of Electronic Systems >Efficient Mapping of Applications for Future Chip-Multiprocessors in Dark Silicon Era
【24h】

Efficient Mapping of Applications for Future Chip-Multiprocessors in Dark Silicon Era

机译:在深硅时代的未来芯片多处理器应用的高效映射

获取原文
获取原文并翻译 | 示例
           

摘要

The failure of Dennard scaling has led to the utilization wall that is the source of dark silicon and limits the percentage of a chip that can actively switch within a given power budget. To address this issue, a structure is needed to guarantee the limited power budget along with providing sufficient flexibility and performance for different applications with various communication requirements. In this article, we present a general-purpose platform for future many-core Chip-Multiprocessors (CMPs) that benefits from the advantages of clustering, Network-on-Chip (NoC) resource sharing among cores, and power gating the unused components of clusters. We also propose two task mapping methods for the proposed platform in which active and dark cores are dispersed appropriately, so that an excess of power budget can be obtained. Our evaluations reveal that the first and second proposed mapping mechanisms respectively reduce the execution time by up to 28.6% and 39.2% and the NoC power consumption by up to 11.1% and 10%, and gain an excess power budget of up to 7.6% and 13.4% over the baseline architecture.
机译:丹纳德缩放的失败导致了利用率壁即暗硅的来源并限制一个芯片,能够在给定的功率预算内主动切换的百分比。为了解决这个问题,需要一个结构,以保证有限的功率预算,用于与各种通信需求不同的应用提供足够的灵活性和性能一起。在这篇文章中,我们提出了未来的众核芯片多处理器(CMP的)一个通用的平台,从集群的优点好处,网络级芯片(NOC)内核间的资源共享和功率门控的未使用的组件集群。我们还提出建议的平台,其中主动和暗核适当地分散两个工作映射方法,以便能够获得超额功率预算。我们的评估显示,在第一和第二提议的映射机制,最多分别减少执行时间到28.6%和39.2%和高达11.1%和10%的NoC功耗,并获得了的超额功率预算到7.6%和在基线架构13.4%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号