首页> 外文期刊>ACM Transactions on Design Automation of Electronic Systems >Intrinsic response for analog module testing using an analog testability bus
【24h】

Intrinsic response for analog module testing using an analog testability bus

机译:使用模拟可测性总线进行模拟模块测试的本征响应

获取原文
获取原文并翻译 | 示例
       

摘要

A parasitic effect removal methodology is proposed to handle the large parasitic effects in analog testability buses. The removal is done by an on-chip test generation technique and an intrinsic response extraction algorithm. On-chip test generation creates test signals on-chip to avoid the parasitic effects of the test application bus. The intrinisic response extraction cross-checks and cancels the parasitic effects of both test application and response observation paths. The tests using both SPICE simulation and MNABST-1 P1149.4 test chip reveal that the proposed algorithm can not only remove the parasitic effects of the test buses but also tolerate test signal variations. Furthermore, it is robust enough to handle loud environmental noise and the nonlinearity of the switching devices.
机译:提出了一种寄生效应消除方法来处理模拟可测总线中的大寄生效应。去除是通过片上测试生成技术和固有响应提取算法完成的。片上测试生成会在片上创建测试信号,以避免测试应用总线的寄生效应。本征响应提取可交叉检查并消除测试应用程序和响应观察路径的寄生效应。使用SPICE仿真和MNABST-1 P1149.4测试芯片进行的测试表明,该算法不仅可以消除测试总线的寄生效应,而且可以容忍测试信号的变化。此外,它足够坚固,可以应对很大的环境噪声和开关设备的非线性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号