首页> 外文期刊>電子情報通信学会技術研究報告. VLSI設計技術. VLSI Design Technologies >A thread partitioning algorithm in low power high-level synthesis
【24h】

A thread partitioning algorithm in low power high-level synthesis

机译:低功耗高级综合中的线程划分算法

获取原文
获取原文并翻译 | 示例
           

摘要

This paper proposes a thread partitioning algorithm in low power high-level synthesis. The algorithm is applied to high-level synthesis systems that describe parallel behaving circuit blocks(threads) explicitly. First it focuses on a set R of local registers in a thread. It partitions a thread into two sub-threads, one of which has R and the other does not have R. The partitioned sub-threads need to be synchronized with each other to keep the data dependency of the original thread. Since the partitioned sub-threads have waiting time for synchronization, gated clocks can be applied to each sub-threads. Then power reduced circuits are synthesized, with a low area overhead, compared to original circuits. Experimental results demonstrate effectiveness and efficiency of the algorithm.
机译:提出了一种低功耗高级综合中的线程划分算法。该算法应用于高级综合系统,该系统明确描述了并行行为的电路块(线程)。首先,它着眼于线程中一组本地寄存器。它将一个线程划分为两个子线​​程,其中一个具有R,另一个不具有R。已分区的子线程需要彼此同步,以保持原始线程的数据依赖性。由于分区的子线程具有等待同步的时间,因此可以将门控时钟应用于每个子线程。然后,与原始电路相比,可以以较低的面积开销合成低功耗电路。实验结果证明了该算法的有效性和有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号