首页> 外文期刊>電子情報通信学会技術研究報告. VLSI設計技術. VLSI Design Technologies >A Cost-effective Technique to Mitigate Soft Errors in Logic Circuits
【24h】

A Cost-effective Technique to Mitigate Soft Errors in Logic Circuits

机译:减轻逻辑电路中软错误的经济有效技术

获取原文
获取原文并翻译 | 示例
           

摘要

The soft error rates (SER) in logic circuits increase quickly as devices scale. Existing techniques to mitigate soft errors in logic circuits often incur large overheads. In this work, we propose a 'lightweight' technique that detects soft errors in logic circuits, utilizing the concept of temporal sampling. The technique adds some modifications to the conventional pipeline to allow data to be sampled twice in time and compared for integrity. The area, power, and timing overheads of modifying a 32-bit multiplier to support the technique are respectively 19.3%, 7.6%, and 6.4%. Comparing to existing soft error detection circuit techniques, our technique incurs lower overheads. The technique is also applicable in scaled process technologies.
机译:随着器件规模的扩大,逻辑电路中的软错误率(SER)迅速增加。减轻逻辑电路中的软错误的现有技术通常会产生较大的开销。在这项工作中,我们提出了一种“轻量级”技术,该技术利用时间采样的概念来检测逻辑电路中的软错误。该技术对常规管道进行了一些修改,以允许对数据进行两次时间采样并比较完整性。修改32位乘法器以支持该技术的面积,功率和时序开销分别为19.3%,7.6%和6.4%。与现有的软错误检测电路技术相比,我们的技术产生了较低的开销。该技术也适用于规模化工艺技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号