首页> 外文期刊>電子情報通信学会技術研究報告. 集積回路. Integrated Circuits and Devices >A 16 MB cache DRAM LSI with internal 35.8 GB/s memory bandwidth for simulataneous read and write operation
【24h】

A 16 MB cache DRAM LSI with internal 35.8 GB/s memory bandwidth for simulataneous read and write operation

机译:具有内部35.8 GB / s内存带宽的16 MB高速缓存DRAM LSI,用于同时进行读写操作

获取原文
获取原文并翻译 | 示例
           

摘要

A 16 MB cache DRAM LSI chip with internal 35.8 GB/s memory bandwidth and 9.0 ns of DRAM random access latency is developed targeting to be used in high-end computer applications. The floorplan, which locates I/O buffers in the internal area of the chip, minimizes the wire length between I/O buffers and DRAM macros, which is delay critical. Chip size was reduced by implementation of multi-bit flip-flops. We developed on-chip decoupling capacitors utilizing the DRAM storage node capacitor to suppress high frequency simultaneous switching noises. A prototype LSI was fabricated using 0.2μm merged logic DRAM process technology.
机译:已开发出一种16 MB高速缓存DRAM LSI芯片,该芯片具有35.8 GB / s的内部存储器带宽和9.0 ns的DRAM随机访问延迟,旨在用于高端计算机应用。在芯片内部区域中放置I / O缓冲区的布局图可最大程度地缩短I / O缓冲区与DRAM宏之间的连线长度,这对延迟至关重要。通过实现多位触发器减小了芯片尺寸。我们开发了利用DRAM存储节点电容器来抑制高频同时开关噪声的片上去耦电容器。使用0.2μm合并逻辑DRAM工艺技术制造了原型LSI。

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号