首页> 外文期刊>Computers and Electrical Engineering >An approach to design and implementation of on-chip clock generator for the switched capacitor based embedded DC-DC converter
【24h】

An approach to design and implementation of on-chip clock generator for the switched capacitor based embedded DC-DC converter

机译:基于开关电容的嵌入式DC-DC转换器的片上时钟发生器的设计与实现的方法

获取原文
获取原文并翻译 | 示例
           

摘要

Here, the design and implementation of an on-chip clock generator which is needed for a switched capacitor based embedded DC-DC converter is described. The strategies that should be taken during making the design by predicting the occurrence of the parasitic issues at the time of implementation to keep the performance of the clock generator at per in silicon are also elaborated. The reported measurement results closely match with the simulation results in clock generation. It can be a helpful tutorial paper to design and implement an on-chip clock generator suitable for mid-frequency, real time applications.
机译:在此,描述了基于开关电容器的嵌入式DC-DC转换器所需的片上时钟发生器的设计和实现。还详细阐述了在设计过程中通过预测实现时的寄生问题的发生而应采取的策略,以使时钟发生器的性能保持在硅片上。报告的测量结果与时钟生成中的仿真结果非常匹配。这对于设计和实现适合中频,实时应用的片上时钟发生器可能是很有帮助的教程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号