首页> 外文期刊>Computers and Electrical Engineering >Adaptive instruction codec architecture design for network-on-chip
【24h】

Adaptive instruction codec architecture design for network-on-chip

机译:片上网络的自适应指令编解码器架构设计

获取原文
获取原文并翻译 | 示例
           

摘要

This work proposes a novel Adaptive Instruction Codec Architecture (AICA) for network-on-chip (NoC) that improves channel utilization to transfer packets and flits, in order to solve issues of power consumption and throughput. The proposed architecture allows multiple packets to be stuffed into a single packet; and thus can transfer more packets than other network interface (NI) in one time unit. Reducing the number of packets for transmission allows the channel to be reused to transfer additional messages, thus improving channel throughput. This architecture reduces the number of packets transmitted, thus indirectly alleviating the deadlock problem. Many repeating and similar instructions are frequently transferred in NoC. The proposed AICA reduces transmission redundancy, and supports process elements (PE) with 16-bit or 64-bit core CPU. Experimental results show that the proposed architecture and algorithms delivers improvement of up to 48.1% on power consumption, and 46.3% on throughput. (C) 2016 Published by Elsevier Ltd.
机译:这项工作为片上网络(NoC)提出了一种新颖的自适应指令编解码器体系结构(AICA),该体系结构提高了信道利用率以传输数据包和数据片,从而解决了功耗和吞吐量问题。所提出的体系结构允许将多个数据包填充到单个数据包中。因此可以在一个时间单位内传输比其他网络接口(NI)更多的数据包。减少用于传输的数据包的数量可以使信道重新用于传输其他消息,从而提高信道吞吐量。这种架构减少了传输的数据包的数量,从而间接缓解了死锁问题。许多重复和类似的指令经常在NoC中传输。拟议的AICA减少了传输冗余,并支持带有16位或64位核心CPU的过程元素(PE)。实验结果表明,所提出的体系结构和算法可将功耗提高48.1%,将吞吐量提高46.3%。 (C)2016由Elsevier Ltd.出版

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号