首页> 外文期刊>Journal of Semiconductors >Design of high performance and radiation hardened SPARC-V8 processor
【24h】

Design of high performance and radiation hardened SPARC-V8 processor

机译:高性能和辐射强化SPARC-V8处理器的设计

获取原文
获取原文并翻译 | 示例
           

摘要

Design of a highly reliable SPARC-V8 processor for space applications requires consideration single-event effects including single event upsets, single event transients, single event latch-up, as well as cumulative effects such as the total ionizing dose (TID). In this paper, the fault tolerance of the SPARC-V8 processor to radiation effects is discussed in detail. The SPARC-V8 processor, fabricated in the 65 nm CMOS process, achieves a frequency of 300 MHz with a core area of 9.78 x 9.78 mm2, and it is demonstrated that its radiation hardened performance is suitable for operating in a space environment through the key elements' experiments, which show TID resistance to 300 krad(Si), SEL immunity to greater than 92.5 MeV.cm~2/mg, and an SEU error rate of 2.51 x 10~(-4) per day.
机译:设计用于太空应用的高度可靠的SPARC-V8处理器需要考虑单事件效应,包括单事件扰动,单事件瞬变,单事件闭锁以及累积效应,例如总电离剂量(TID)。在本文中,详细讨论了SPARC-V8处理器对辐射影响的容错能力。 SPARC-V8处理器采用65 nm CMOS工艺制造,可实现300 MHz的频率,核心面积为9.78 x 9.78 mm2,并且通过按键证明了其抗辐射性能适合在太空环境中使用元素的实验,表明TID耐300 krad(Si),SEL免疫力大于92.5 MeV.cm〜2 / mg,SEU错误率每天为2.51 x 10〜(-4)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号