首页> 外文期刊>Journal of Semiconductors >An offset cancellation technique in a switched-capacitor comparator for SAR ADCs
【24h】

An offset cancellation technique in a switched-capacitor comparator for SAR ADCs

机译:SAR ADC的开关电容器比较器中的失调消除技术

获取原文
获取原文并翻译 | 示例
           

摘要

An offset cancellation technique for a SAR (successive approximation register) ADC switched-capacitor comparator is described. The comparator is designed with a pre-amplifying and regenerative latching structure and realized in 0.18 μm CMOS. With the first stage preamplifier offset cancellation and low offset regenerative latching approach, the equivalent offset of the comparator is reduced to < 0.55 mV. By using the pre-amplifying and regenerative latching comparison mode the comparator exhibits low power dissipation. Under a 1.8 V power supply, with a 200 kS/s ADC sampling rate and 3 MHz clock frequency, a 13-bit comparison resolution is reached and less than 0.09 mW power dissipation is consumed. The superiority of this comparator is discussed and proved by the post-simulation and application to a 10 bit 200 kS/s touch screen SAR A/D converter.
机译:描述了一种用于SAR(逐次逼近寄存器)ADC开关电容比较器的失调消除技术。该比较器采用预放大和再生锁存结构设计,并以0.18μmCMOS实现。利用第一级前置放大器失调消除和低失调再生锁存方法,比较器的等效失调降至<0.55 mV。通过使用预放大和再生锁存比较模式,比较器的功耗较低。在1.8 V电源下,具有200 kS / s的ADC采样率和3 MHz的时钟频率,可以达到13位的比较分辨率,并且功耗小于0.09 mW。讨论了该比较器的优越性,并通过后仿真及其在10位200 kS / s触摸屏SAR A / D转换器中的应用得到了证明。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号