首页> 外文期刊>Journal of Semiconductors >Design and optimization of an ultra-wide frequency range CMOS divide-by-two circuit
【24h】

Design and optimization of an ultra-wide frequency range CMOS divide-by-two circuit

机译:超宽频率范围CMOS二分频电路的设计和优化

获取原文
获取原文并翻译 | 示例
       

摘要

A novel toggled flip-flop (TFF) divide-by-two circuit (DTC) and its optimization method based on a largesignal analysis approach are proposed. By reducing the output RC constant in tracking mode and making it large in latching mode, compressing the internal signal swing as well as compensating the current leaked in the latching mode,the operating frequency range is greatly expanded. Implemented in a SMIC 0.13 μm RF CMOS process with a 1.2 V power supply, it can work under an ultra-wide frequency band ranging from 320 MHz to 29.6 GHz. Experimental results show that two phase-locked loops (PLLs) with the proposed DTC can achieve in-band phase noise of –94 dBc/Hz @ 10 kHz under 4224 MHz operating frequency and –84 dBc/Hz @ 10 kHz under 10 GHz operating frequency, respectively.The power consumption of the proposed DTC is reduced by almost 50% compared with the conventional counterparts.
机译:提出了一种基于大信号分析方法的新型触发器TFF除二电路(DTC)及其优化方法。通过减小跟踪模式下的输出RC常数并使之在锁存模式下变大,压缩内部信号摆幅以及补偿在锁存模式下泄漏的电流,可以大大扩展工作频率范围。它以1.2V电源的SMIC 0.13μmRF CMOS工艺实现,可以在320 MHz至29.6 GHz的超宽频带下工作。实验结果表明,带有建议的DTC的两个锁相环(PLL)在4224 MHz工作频率下可实现–94 dBc / Hz @ 10 kHz的带内相位噪声,在10 GHz工作条件下可实现–84 dBc / Hz @ 10 kHz的带内相位噪声与传统的DTC相比,建议的DTC的功耗降低了近50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号