...
首页> 外文期刊>Journal of Semiconductors >A power-efficient 12-bit analog-to-digital converter with a novel constant-resistance CMOS input sampling switch
【24h】

A power-efficient 12-bit analog-to-digital converter with a novel constant-resistance CMOS input sampling switch

机译:具有新型恒定电阻CMOS输入采样开关的高能效12位模数转换器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A power-efficient 12-bit 40-MS/s pipeline analog-to-digital converter (ADC) implemented in a 0.13 μm CMOS technology is presented. A novel CMOS bootstrapping switch, which offers a constant on-resistance over the entire input signal range, is used at the sample-and-hold front-end to enhance the dynamic performance of the pipelined ADC. By implementing with 2.5-bit-per-stage and a simplified amplifier sharing architecture between two successive pipeline stages, a very competitive power consumption and small die area can be achieved. Meanwhile, the substrate-biasing-effect attenuated T-type switches are introduced to reduce the crosstalk between the two opamp sharing successive stages. Moreover, a two-stage gain boosted recycling folded cascode (RFC) amplifier with hybrid frequency compensation is developed to further reduce the power consumption and maintain the ADC's performance simultaneously. The measured results imply that the ADC achieves a spurious-free dynamic range (SFDR) of 75.7 dB and a signal-to-noise-plus-distortion ratio (SNDR) of 62.74 dB with a 4.3 MHz input signal; the SNDR maintains over 58.25 dB for input signals up to 19.3MHz. The measured differential nonlinearity (DNL) and integral nonlinearity (INL) are -0:43 to +0:48 LSB and -1:62 to +1:89 LSB respectively. The prototype ADC consumes 28.4 mW under a 1.2-V nominal power supply and 40 MHz sampling rate, transferring to a figureof- merit (FOM) of 0.63 pJ per conversion-step.
机译:提出了一种采用0.13μmCMOS技术实现的节能型12位40-MS / s流水线模数转换器(ADC)。在采样保持前端使用新颖的CMOS自举开关,该开关在整个输入信号范围内提供恒定的导通电阻,以增强流水线ADC的动态性能。通过在每两个连续流水线级之间实现每级2.5位的性能和简化的放大器共享架构,可以实现极具竞争力的功耗和较小的芯片面积。同时,引入了衬底偏置效应衰减的T型开关,以减少两个运算放大器共享连续级之间的串扰。此外,还开发了具有混合频率补偿的两级增益增强的循环折叠共源共栅(RFC)放大器,以进一步降低功耗并同时保持ADC的性能。测量结果表明,在输入信号为4.3 MHz的情况下,ADC的无杂散动态范围(SFDR)为75.7 dB,信噪比失真比(SNDR)为62.74 dB。对于高达19.3MHz的输入信号,SNDR保持超过58.25 dB。测得的微分非线性(DNL)和积分非线性(INL)分别为-0:43至+0:48 LSB和-1:62至+1:89 LSB。原型ADC在1.2V标称电源和40MHz采样速率下的功耗为28.4mW,转换为每个转换步骤的品质因数(FOM)为0.63pJ。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号