...
首页> 外文期刊>Journal of systems architecture >Hardware transactional memory: A high performance parallel programming model
【24h】

Hardware transactional memory: A high performance parallel programming model

机译:硬件事务存储:高性能并行编程模型

获取原文
获取原文并翻译 | 示例

摘要

The transactional memory in multicore processors has been a major research area over past several years. Many transactional memory systems have been proposed to be used to solve the synchronization problem of multicore processors. Hardware transactional memory is one of the critical methods to speedup communications in multicore environment. In this paper, we give a review of the current hardware transactional memory systems for multicore processors. We take a top-down approach to characterizing and classifying various hardware transactional design issues and present a taxonomy of hardware transactional memory systems which is consist of the five fundamental design issues: version management, conflict detection, contention management, virtualization and nesting. Finally, we discussed the active research challenge: the relationship between transactional memory and Input/Output operations and system calls.
机译:在过去的几年中,多核处理器中的事务性存储器一直是主要的研究领域。已经提出了许多事务性存储系统来解决多核处理器的同步问题。硬件事务存储是在多核环境中加快通信速度的关键方法之一。在本文中,我们回顾了当前用于多核处理器的硬件事务存储系统。我们采用自顶向下的方法来表征和分类各种硬件事务设计问题,并提出了一种硬件事务存储系统的分类法,该分类法由五个基本设计问题组成:版本管理,冲突检测,竞争管理,虚拟化和嵌套。最后,我们讨论了积极的研究挑战:事务性内存与输入/输出操作和系统调用之间的关系。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号