首页> 外文期刊>Journal of Low Power Electronics >Low Power and High Performance Arithmetic Circuits in Feedthrough CMOS Logic Family for Low Power Applications
【24h】

Low Power and High Performance Arithmetic Circuits in Feedthrough CMOS Logic Family for Low Power Applications

机译:直通CMOS逻辑系列中的低功耗高性能运算电路,适用于低功耗应用

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents the design of low power high performance arithmetic circuits using the feedthrough logic (FTL) concept. FTL is ideally suited for the circuit design where the critical path is made of a large cascade of inverting gates. Its high fanout and high switching frequencies are due to both lower delay and dynamic power consumption. Low power FTL arithmetic circuits provides for smaller propagation delay time (2.6 times), lower energy consumption (31%), and similar combined delay, power consumption, and active area product, when compared with the standard CMOS technologies.
机译:本文介绍了采用馈通逻辑(FTL)概念的低功耗高性能算术电路的设计。 FTL非常适用于关键路径由大量反向栅极构成的电路设计。其高扇出和高开关频率归因于较低的延迟和动态功耗。与标准CMOS技术相比,低功耗FTL运算电路提供了更短的传播延迟时间(2.6倍),更低的能耗(31%)以及类似的组合延迟,功耗和有源区域乘积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号