首页> 外文期刊>Journal of Low Power Electronics >A Novel Threshold Voltage Assignment for 3D Multicore Designs
【24h】

A Novel Threshold Voltage Assignment for 3D Multicore Designs

机译:适用于3D多核设计的新型阈值电压分配

获取原文
获取原文并翻译 | 示例
       

摘要

Chips organized in a 3D stack exhibit widely varying thermal characteristics, driven by the fundamental principles of heat flow. This heterogeneous thermal profile, in conjunction with the strong dependence of leakage with temperature and process variation, imposes a severe challenge of power provisioning in 3D multicore systems. In this paper, we propose a novel physical design paradigm for 3D multicore systems, where circuit level optimizations are guided by the knowledge of the intended placement of a die in the 3D stack. We illustrate this design paradigm using a concrete example of a threshold voltage (V_t) assignment algorithm for a 3D multicore. Our algorithm integrates the impact of temperature dependent leakage in thermal provisioning, expected variation in thermal profile of a 3D multicore, and the dependency of V_t levels on PV induced leakage variation. Rigorous evaluation based on detailed architectural simulation demonstrates 2-15% improvement in energy efficiency of a typical 3D multicore system using our proposed technique.
机译:在热流的基本原理的驱动下,以3D堆栈形式组织的芯片具有广泛变化的热特性。这种异质的热特性,再加上泄漏对温度和工艺变化的强烈依赖性,给3D多核系统中的电源供应提出了严峻的挑战。在本文中,我们提出了一种用于3D多核系统的新颖的物理设计范例,其中电路级的优化是根据对3D堆栈中管芯的预期放置的了解进行的。我们使用3D多核的阈值电压(V_t)分配算法的具体示例来说明此设计范例。我们的算法整合了热供应中与温度相关的泄漏的影响,3D多核的热分布的预期变化以及V_t级别对PV引起的泄漏变化的影响。基于详细架构仿真的严格评估表明,使用我们提出的技术,典型3D多核系统的能效提高了2-15%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号