...
首页> 外文期刊>Journal of Electronic Testing: Theory and Applications: Theory and Applications >CSL: Configurable Fault Tolerant Serial Links for Inter-die Communication in 3D Systems
【24h】

CSL: Configurable Fault Tolerant Serial Links for Inter-die Communication in 3D Systems

机译:CSL:用于3D系统中的芯片间通信的可配置容错串行链路

获取原文
获取原文并翻译 | 示例

摘要

Three dimensional (3D) integrated systems become a reality nowadays, as Thra-Silicon-Via (TSV) technologies mature. 3D integration promises significant performance and energy efficiency improvements by reducing the signal travel distances and integrating more capabilities on a single chip. High integration costs, thermal management, and poor reliability and yield are major challenges of TSV based 3D chips. High structural and parametric fault rates due to manufacturing defects makes it difficult to achieve high interconnect yield using only spare.-based repair solutions. In this paper we address the TSV yield issue by implementing the inter-die links of 3D chips as Configurable fault-tolerant Serial Links (CSLs). When there are not enough available functional TSVs, faults are tolerated by performing data serialization. CSLs help reduce chip costs by improving the TSV yield with very few or no spares at all. For 3D Networks-on-Chip (3D NoCs) we show that the CSL yield improvement comes with moderate area overheads (~12-26%) and small performance penalties (less than 5% average latency overhead).
机译:随着Thra-Silicon-Via(TSV)技术的成熟,三维(3D)集成系统如今已成为现实。 3D集成通过缩短信号传播距离并在单个芯片上集成更多功能,有望显着提高性能和能效。高集成成本,热管理以及较差的可靠性和良率是基于TSV的3D芯片的主要挑战。由于制造缺陷导致的高结构和参数故障率使得仅使用基于备用的维修解决方案很难实现高互连良率。在本文中,我们通过将3D芯片的芯片间链接实现为可配置的容错串行链接(CSL)来解决TSV成品率问题。当可用的功能TSV数量不足时,可以通过执行数据序列化来容忍故障。 CSL通过提高TSV产量而很少或根本没有备用来帮助降低芯片成本。对于3D片上网络(3D NoC),我们证明了CSL产量的提高具有适度的区域开销(约12-26%)和较小的性能损失(平均延迟开销小于5%)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号