...
【24h】

Memory Fault Modeling Trends: A Case Study

机译:内存故障建模趋势:一个案例研究

获取原文
获取原文并翻译 | 示例

摘要

In recent years, embedded memories are the fastest growing segment of system on chip. They therefore have a major impact on the overall Defect per Million (DPM). Further, the shrinking technologies and processes introduce new defects that cause previously unknown faults; such faults have to be understood and modeled in order to design appropriate test techniques that can reduce the DPM level. This paper discusses a new memory fault class, namely dynamic faults, based on industrial test results; it defines the concept of dynamic faults based on the fault primitive concept. It further shows the importance of dynamic faults for the new memory technologies and introduces a systematic way for modeling them. It concludes that current and future SRAM products need to consider testability for dynamic faults or leave substantial DPM on the table, and sets a direction for further research.
机译:近年来,嵌入式存储器是片上系统中增长最快的部分。因此,它们对每百万总缺陷数(DPM)产生重大影响。此外,不断缩小的技术和工艺会引入新的缺陷,从而导致以前未知的故障。为了设计可以降低DPM级别的适当测试技术,必须理解和建模此类故障。本文根据工业测试结果讨论了一种新的内存故障类别,即动态故障。它基于故障基本概念定义了动态故障的概念。它还进一步说明了动态故障对新存储技术的重要性,并介绍了对其进行建模的系统方法。结论是,当前和将来的SRAM产品都需要考虑动态故障的可测试性或将大量DPM留在桌面上,并为进一步研究指明了方向。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号