...
首页> 外文期刊>Journal of Electronic Testing: Theory and Applications: Theory and Applications >Hardware generation of random single input change test sequences
【24h】

Hardware generation of random single input change test sequences

机译:硬件生成随机单输入更改测试序列

获取原文
获取原文并翻译 | 示例
           

摘要

The combination of higher quality requirements and sensitivity of high performance circuits to delay defects has led to an increasing emphasis on delay testing of VLSI circuits. As delay testing using external testers requires expensive ATE, built-in self test (BIST) is an alternative technique that can significantly reduce the test cost. It has been proven that Single Input Change (SIC) test sequences are more effective than classical Multiple Input Change (MIC) test sequences when a high robust delay fault coverage is targeted. It has also been shown that random SIC (RSIC) test sequences achieve a higher fault coverage than random MIC (RMIC) test sequences when both robust and non robust tests are under consideration; the experimental results were based on a software generation of RSIC sequences that are easily generated. Obviously, a hardware RSIC generation providing similar results can be obtained. However, this hardware generator must be carefully designed. In this paper, it is explained what are the criteria which must be satisfied for this purpose. A solution is proposed and illustrated with an example. Then, it is shown that a bad result may be obtained if one of these criteria is not satisfied.
机译:更高质量要求和高性能电路对延迟缺陷的敏感性相结合,导致人们越来越重视VLSI电路的延迟测试。由于使用外部测试仪进行延迟测试需要昂贵的ATE,因此内置自测(BIST)是另一种可显着降低测试成本的技术。已经证明,当针对高鲁棒延迟故障覆盖率时,单输入更改(SIC)测试序列比传统的多输入更改(MIC)测试序列更有效。还显示出,当同时考虑鲁棒性和非鲁棒性测试时,随机SIC(RSIC)测试序列比随机MIC(RMIC)测试序列具有更高的故障覆盖率。实验结果基于易于生成的RSIC序列的软件生成。显然,可以获得提供类似结果的硬件RSIC。但是,此硬件生成器必须经过精心设计。在本文中,解释了为此目的必须满足的标准。提出了一种解决方案并通过示例进行了说明。然后,表明如果不满足这些标准之一,可能会得到不好的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号