...
首页> 外文期刊>WSEAS Transactions on Circuits and Systems >A Standard Ceil Based Synchronous Dual-Bit Adder with Embedded Carry Look-Ahead
【24h】

A Standard Ceil Based Synchronous Dual-Bit Adder with Embedded Carry Look-Ahead

机译:具有嵌入式进位提前功能的基于标准Ceil的同步双位加法器

获取原文
获取原文并翻译 | 示例

摘要

A novel synchronous dual-bit adder design, realized using the elements of commercial standard cell libraries is presented in this article. The adder embeds two-bit carry look-ahead generator functionality and is realized using simple and compound gates of the standard cell library. The performance of the proposed dual-bit adder design is evaluated and compared vis-a-vis the conventional full adder (implemented using two half adder blocks) and the library's full adder element, when performing 32-bit addition on the basis of the fundamental carry propagate adder topology. Based on experimentations targeting the best case process corner of the high-speed 130nm UMC CMOS cell library and the highest speed corner of the inherently power optimized 65nm STMicroelectronics CMOS standard cell library, it has been found that the proposed adder module is effective in achieving significant performance gains even in comparison with the commercial library based adder whilst facilitating reduced energy-delay product.
机译:本文介绍了一种新颖的同步双位加法器设计,该设计使用商业标准单元库的元素实现。加法器嵌入两位进位超前生成器功能,并使用标准单元库的简单和复合门实现。在基本的基础上执行32位加法运算时,评估并比较了建议的双位加法器设计的性能,并与传统的全加法器(使用两个半加法器块实现)和库的全加法器元素进行了比较。携带传播加法器拓扑。基于针对高速130nm UMC CMOS单元库的最佳情况工艺角和固有功耗优化的65nm STMicroelectronics CMOS标准单元库的最高速度角的实验,发现所提出的加法器模块可有效实现显着的即使与基于库的商用加法器相比,性能也有所提高,同时有助于减少能耗产品。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号