...
首页> 外文期刊>WSEAS Transactions on Systems >A High Speed Reconfigurable USART IP Core with Support for Multi-Drop Networks
【24h】

A High Speed Reconfigurable USART IP Core with Support for Multi-Drop Networks

机译:高速可重新配置的USART IP核,支持多分支网络

获取原文
获取原文并翻译 | 示例

摘要

Field Programmable Gate Arrays (FPGA) are increasingly becoming the mainstay of embedded systems due to their flexibility, speed, ease of use and reusability. At the same time, networking and data communications between the different parts of an embedded system and between different embedded systems, is becoming a necessity due to large complex projects. This paper presents the design, implementation, and testing results of a flexible and user reconfigurable Universal Synchronous Asynchronous Receive Transmit (USART) IP core suitable for use in embedded systems and Systems on Chip (SoC). The design scheme employed, allows the USART to be used in various modes of operation such as standalone and 9-bit addressable mode for multi-drop network of serial devices. It also supports high speed data rates of up to 3 Mb/s. The design utilizes Hardware Description Language (HDL) to describe the operation, ease implementation and allow cross platform utilization. The paper shows through a comprehensive testing methodology that the proposed design functions properly while consuming minimum resources from the target FPGA.
机译:现场可编程门阵列(FPGA)由于其灵活性,速度,易用性和可重用性,正日益成为嵌入式系统的主流。同时,由于大型复杂项目,嵌入式系统的不同部分之间以及不同的嵌入式系统之间的网络和数据通信已成为必需。本文介绍了适用于嵌入式系统和片上系统(SoC)的灵活,用户可重新配置的通用同步异步接收发送(USART)IP内核的设计,实现和测试结果。所采用的设计方案允许USART用于各种操作模式,例如串行设备多点网络的独立模式和9位可寻址模式。它还支持高达3 Mb / s的高速数据速率。该设计利用硬件描述语言(HDL)来描述操作,简化实现并允许跨平台使用。本文通过全面的测试方法表明,所建议的设计可以正常运行,同时消耗目标FPGA的最少资源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号