...
首页> 外文期刊>International Journal of Soft Computing and Software Engineering >Design of a High Speed XAUI Based on Dynamic Reconfigurable Transceiver IP Core
【24h】

Design of a High Speed XAUI Based on Dynamic Reconfigurable Transceiver IP Core

机译:基于动态可重配置收发器IP核的高速XAUI设计

获取原文
   

获取外文期刊封面封底 >>

       

摘要

Abstract. By using the dynamic reconfigurable transceiver in high speed interface design, designer can solve critical technology problems such as ensuring signal integrity conveniently, with lower error binary rate. In this paper, we designed a high speed XAUI (10Gbps Ethernet Attachment Unit Interface) to transparently extend the physical reach of the XGMII. The following points are focused: (1) IP (Intellectual Property) core usage. Altera Co. offers two transceiver IP cores in Quartus II MegaWizard Plug-In Manager for XAUI design which is featured of dynamic reconfiguration performance, that is, ALTGX_RECONFIG instance and ALTGX instance, we can get various groups by changing settings of the devices without power off. These two blocks can accomplish function of PCS (Physical Coding Sub-layer) and PMA (Physical Medium Attachment), however, with higher efficiency and reliability. (2) 1+1 protection. In our design, two ALTGX IP cores are used to work in parallel, which named XAUI0 and XAUI1. The former works as the main channel while the latter redundant channel. When XAUI0 is out of service for some reasons, XAUI1 will start to work to keep the business. (3) RTL (Register Transfer Level) coding with Verilog HDL and simulation. Create the ALTGX_RECONFIG instance and ALTGX instance, enable dynamic reconfiguration in the ALTGXB Megafunction, then connect the ALTGX_RECONFIG with the ALTGX instances. After RTL coding, the design was simulated on VCS simulator. The validated result indicates that the packets are transferred efficiently. FPGA makes high-speed optical communication system design simplified.
机译:抽象。通过在高速接口设计中使用动态可重配置收发器,设计人员可以解决关键的技术问题,例如方便地确保信号完整性,降低错误二进制率。在本文中,我们设计了一个高速XAUI(10Gbps以太网连接单元接口),以透明地扩展XGMII的物理范围。重点关注以下几点:(1)IP(知识产权)核心用法。 Altera公司在Quartus II MegaWizard插件管理器中为XAUI设计提供了两个收发器IP核,具有动态重新配置性能,即ALTGX_RECONFIG实例和ALTGX实例,我们可以通过在不关闭电源的情况下更改设备设置来获得各种组。这两个模块可以完成PCS(物理编码子层)和PMA(物理介质附件)的功能,但是效率更高,可靠性更高。 (2)1 + 1保护。在我们的设计中,两个ALTGX IP内核用于并行工作,分别称为XAUI0和XAUI1。前者充当主通道,而后者充当冗余通道。当XAUI0由于某些原因停止服务时,XAUI1将开始工作以保持业务。 (3)带Verilog HDL的RTL(寄存器传输级别)编码和仿真。创建ALTGX_RECONFIG实例和ALTGX实例,在ALTGXB宏功能中启用动态重新配置,然后将ALTGX_RECONFIG与ALTGX实例连接。经过RTL编码后,在VCS模拟器上对设计进行了仿真。验证结果表明数据包被有效传输。 FPGA简化了高速光通信系统的设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号