首页> 外文期刊>VLSI Design >Energy-Efficient Hardware Architectures for the Packet Data Convergence Protocol in LTE-Advanced Mobile Terminals
【24h】

Energy-Efficient Hardware Architectures for the Packet Data Convergence Protocol in LTE-Advanced Mobile Terminals

机译:LTE-Advanced移动终端中的分组数据融合协议的节能硬件架构

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we present and compare efficient low-power hardware architectures for accelerating the Packet Data Convergence Protocol (PDCP) in LTE and LTE-Advanced mobile terminals. Specifically, our work proposes the design of two cores: a crypto engine for the Evolved Packet System Encryption Algorithm (128-EEA2) that is based on the AES cipher and a coprocessor for the Least Significant Bit (LSB) encoding mechanism of the Robust Header Compression (ROHC) algorithm. With respect to the former, first we propose a reference architecture, which reflects a basic implementation of the algorithm, then we identify area and power bottle-necks in the design and finally we introduce and compare several architectures targeting the most power-consuming operations. With respect to the LSB coprocessor, we propose a novel implementation based on a one-hot encoding, thereby reducing hardware's logic switching rate. Architectural hardware analysis is performed using Faraday's 90 nm standard-cell library. The obtained results, when compared against the reference architecture, show that these novel architectures achieve significant improvements, namely, 25% in area and 35% in power consumption for the 128-EEA2 crypto-core, and even more important reductions are seen for the LSB coprocessor, that is, 36% in area and 50% in power consumption.
机译:在本文中,我们介绍并比较了用于加速LTE和LTE-Advanced移动终端中的分组数据融合协议(PDCP)的高效低功耗硬件架构。具体来说,我们的工作提出了两个内核的设计:用于基于AES密码的演进分组系统加密算法(128-EEA2)的加密引擎以及用于鲁棒报头的最低有效位(LSB)编码机制的协处理器压缩(ROHC)算法。关于前者,我们首先提出一种参考体系结构,该体系结构反映了算法的基本实现,然后确定了设计中的面积和功耗瓶颈,最后介绍并比较了针对最耗电操作的几种体系结构。关于LSB协处理器,我们提出了一种基于单热编码的新颖实现,从而降低了硬件的逻辑切换速率。使用Faraday的90 nm标准单元库进行建筑硬件分析。与参考架构相比,所获得的结果表明,这些新颖的架构实现了显着的改进,即128-EEA2加密内核在面积上减少了25%,在功耗上减少了35%。 LSB协处理器,即面积为36%,功耗为50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号