...
首页> 外文期刊>VLSI Design >FPGA Fault Tolerant Arithmetic Logic: A Case Study Using Parallel-Prefix Adders
【24h】

FPGA Fault Tolerant Arithmetic Logic: A Case Study Using Parallel-Prefix Adders

机译:FPGA容错算术逻辑:使用并行前缀加法器的案例研究

获取原文
获取原文并翻译 | 示例

摘要

This paper examines fault tolerant adder designs implemented on FPGAs which are inspired by the methods of modular redundancy, roving, and gradual degradation. A parallel-prefix adder based upon the Kogge-Stone configuration is compared with the simple ripple carry adder (RCA) design. The Kogge-Stone design utilizes a sparse carry tree complemented by several smaller RCAs. Additional RCAs are inserted into the design to allow fault tolerance to be achieved using the established methods of roving and gradual degradation. A triple modular redundant ripple carry adder (TMR-RCA) is used as a point of reference. Simulation and experimental measurements on a Xilinx Spartan 3E FPGA platform are carried out. The TMR-RCA is found to have the best delay performance and most efficient resource utilization for an FPGA fault-tolerant implementation due to the simplicity of the approach and the use of the fast-carry chain. However, the superior performance of the carry-tree adder over an RCA in a VLSI implementation makes this proposed approach attractive for ASIC designs.
机译:本文研究了在FPGA上实现的容错加法器设计,这些设计受模块化冗余,漫游和逐步降级方法的启发。将基于Kogge-Stone配置的并行前缀加法器与简单纹波进位加法器(RCA)设计进行了比较。 Kogge-Stone设计利用稀疏的进位树,并辅以几个较小的RCA。将附加的RCA插入设计中,以使用已建立的粗纱和逐渐退化方法实现容错能力。三重模块化冗余纹波进位加法器(TMR-RCA)被用作参考点。在Xilinx Spartan 3E FPGA平台上进行了仿真和实验测量。由于该方法的简便性和快速传送链的使用,对于FPGA容错实现而言,TMR-RCA具有最佳的延迟性能和最有效的资源利用。但是,在VLSI实现中,与RCA相比,进位树加法器的优越性能使该提议的方法对ASIC设计具有吸引力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号