首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 6-Gb/s Wireline Receiver With Intrapair Skew Compensation and Three-Tap Decision-Feedback Equalizer in 28-nm CMOS
【24h】

A 6-Gb/s Wireline Receiver With Intrapair Skew Compensation and Three-Tap Decision-Feedback Equalizer in 28-nm CMOS

机译:具有内部偏斜器的6 GB / S电缆接收器,在28-NM CMOS中具有三通偏斜补偿和三次抽头决策反馈均衡器

获取原文
获取原文并翻译 | 示例

摘要

A receiver for a three-lane 6-Gb/s/lane serial link has been developed in 28-nm CMOS technology. It incorporates an intrapair skew compensator (IPSC) and a three-tap decision feedback equalizer (DFE). The IPSC removes the IPS in analog front end by adding differential and common-mode signals of a differential pair. The three-tap DFE is realized with clock and data recovery (CDR) circuit with minimum hardware complexity. The receiver consumes 31.0 mW/lane at 6 Gb/s/lane and occupies an active area of 0.08 mm(2).
机译:用于三通道6-GB / S / LANE串行链路的接收器已在28-NM CMOS技术中开发。它包含内部偏斜器(IPSC)和三次抽头判决反馈均衡器(DFE)。通过添加差分对的差分和共模信号,IPSC通过添加差分和共模信号来消除模拟前端中的IPS。用时钟和数据恢复(CDR)电路实现三次抽头DFE,具有最小硬件复杂性。接收器在6 GB / s /泳道下消耗31.0mW /泳道,占据0.08mm(2)的有效面积。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号