...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >ILP-based cost-optimal DSP synthesis with module selection and data format conversion
【24h】

ILP-based cost-optimal DSP synthesis with module selection and data format conversion

机译:基于ILP的成本优化DSP综合,具有模块选择和数据格式转换

获取原文
获取原文并翻译 | 示例

摘要

In high-level synthesis, a data flow graph (DFG) description of an algorithm is mapped onto a register transfer level description of an architecture. Each node of the DFG is scheduled to a specific time and allocated to a processor. In this paper, we present new integer linear programming (ILP) models which generate a blocked schedule for a DFG with automatic retiming, pipelining, and unfolding while performing module selection and dataformat conversion. A blocked schedule is a schedule which overlaps multiple iterations of the DFG to guarantee a processor optimal schedule. During module selection an appropriate processor is chosen from a library of processors to construct a cost optimal architecture. Furthermore, we also include the cost and latency of data format conversions between processors of different implementation styles. We also present a new formulation for minimizing the unfolding factor of the blocked schedule. The approach presented in this paper is the only systematic approach proposed so far to include implicit unfolding and to perform synthesis using nonuniform processor styles and data format converters.
机译:在高级综合中,算法的数据流图(DFG)描述被映射到体系结构的寄存器传输级别描述。 DFG的每个节点都被调度到特定时间并分配给处理器。在本文中,我们介绍了新的整数线性规划(ILP)模型,该模型会在执行模块选择和数据格式转换时,通过自动重定时,流水线化和展开为DFG生成阻塞计划。阻塞计划是一种计划,该计划与DFG的多个迭代重叠,以确保处理器获得最佳计划。在模块选择期间,从处理器库中选择合适的处理器以构建成本最优的架构。此外,我们还包括了不同实现样式的处理器之间数据格式转换的成本和延迟。我们还提出了一种新的配方,以最大程度地减少计划进度表的展开因素。本文介绍的方法是迄今为止提出的唯一的系统方法,该方法包括隐式展开并使用非均匀处理器样式和数据格式转换器执行综合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号