【24h】

An ultra-fast instruction set simulator

机译:超快速指令集模拟器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we present new techniques which further improve the static compilation-based instruction set architecture (ISA) simulation by the aggressive utilization of the host machine resources. Such utilization is achieved by defining a low-level code-generation interface specialized for ISA simulation, rather than the traditional approaches which use C as a code-generation interface. We are able to perform the simulation at a speed of up to 10/sup 2/ millions of simulated instructions per second (MIPS) on a 270 MHz Ultra-5 workstation. This result is only on average 1.6 times slower than the native execution on the host machine, the fastest to the best of our knowledge.
机译:在本文中,我们提出了通过积极利用主机资源进一步改善基于静态编译的指令集体系结构(ISA)仿真的新技术。通过定义专门用于ISA仿真的低级代码生成接口,而不是使用C作为代码生成接口的传统方法,可以实现这种利用。在270 MHz Ultra-5工作站上,我们能够以高达10 / sup 2 /百万条每秒的仿真指令(MIPS)的速度执行仿真。此结果平均仅比主机上的本机执行慢1.6倍,据我们所知最快。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号