首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Optimization of scannable latches for low energy
【24h】

Optimization of scannable latches for low energy

机译:优化可扫描闩锁以​​降低能耗

获取原文
获取原文并翻译 | 示例
           

摘要

This paper covers a range of issues in the design of latches and flip-flops for low-power applications. First it revisits, extends, and improves the energy-performance optimization methodology, attempting to make it more formal and comprehensive. The data-switching factor and the glitching activity are taken into consideration, using a formal analytical approach, then a notion of an energy-efficient family of configurations is introduced to make the comparison of different latch styles in the energy-performance space more fair. A recently proposed methodology for balancing hardware intensity in processor pipelines is applied to latch design to facilitate the selection of the objective function for tuning transistor sizes. The power dissipation of the clock distribution is taken into account, supported by simulations of extracted netlists for multibit datapath registers. Practical issues of building a low overhead scan mechanism are considered, and the power overhead of the scannable design is analyzed. A low-power level-sensitive scan mechanism is proposed, and results of a comparative study of scannable latches are shown. The applicability of the proposed scan mechanism to a wide variety of latches is demonstrated.
机译:本文涵盖了针对低功耗应用的锁存器和触发器设计中的一系列问题。首先,它重新审视,扩展和改进了能源性能优化方法,试图使其更加正式和全面。使用形式化的分析方法,考虑了数据交换因子和毛刺活动,然后引入了节能系列配置的概念,以使在能源性能空间中不同闩锁样式的比较更加公平。最近提出的一种用于平衡处理器流水线中的硬件强度的方法已应用于锁存器设计,以便于选择目标函数来调整晶体管尺寸。考虑到时钟分配的功耗,并通过模拟提取多位数据路径寄存器的网表来支持。考虑了构建低开销扫描机制的实际问题,并分析了可扫描设计的功耗。提出了一种低功耗的电平敏感扫描机制,并显示了可扫描锁存器的比较研究结果。证明了所提出的扫描机制对各种闩锁的适用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号